# LogiCORE IP MicroBlaze Micro Controller System (v1.0) DS865 January 18, 2012 **Product Specification** ### Introduction The LogiCORE™ MicroBlaze™ Micro Controller System (MCS) is a complete standalone processor system intended for controller applications. It is highly integrated and includes the MicroBlaze processor, local memory for program and data storage as well as a tightly coupled IO module implementing a standard set of peripherals. The MicroBlaze processor included in the MCS has a fixed configuration, optimized for minimal area. The full-featured MicroBlaze processor is available in the ISE® Design Suite Embedded Edition. ### **Features** - MicroBlaze processor - Local Memory - MicroBlaze Debug Module (MDM) - Tightly Coupled IO Module including - → IO Bus - → Interrupt Controller - → UART - → Fixed Interval Timers - → Programmable Interval Timers - → General Purpose Inputs - → General Purpose Outputs | LogiCORE Facts | | | | | | |-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|---------------------|--| | | Core Sp | ecifics | | | | | Supported Device Family | Spartan®-3/3E/3A/3AN/3A DSP,<br>Automotive Spartan-3/3E/3A/3A DSP,<br>Spartan-6/6A/6Q, Virtex®-4/4Q/4QV,<br>Virtex-5/5Q/5QV, Virtex-6/6Q, Virtex-7,<br>Kintex™-7, Artix™-7, Automotive<br>Artix-7, Zynq™ | | | | | | Decourage Hood | Slices | LUTs | FFs | Block<br>RAMs | | | Resources Used | N/A | 716-<br>1300 | 299-<br>1600 | 1 - 32 | | | Pr | Provided with Core | | | | | | Documentation | Product | Specificat | ion | | | | Design File Formats | VHDL | VHDL | | | | | Constraints File | N/A | | | | | | Verification | N/A | | | | | | Instantiation<br>Template | N/A | | | | | | Desig | n Tool R | equirem | ents | | | | Xilinx<br>Implementation<br>Tools | | | I | SE® 13.4 | | | Verification | Mentor C | Graphics N | /lodelSim | : 6.6d and<br>above | | | Simulation | Mentor Graphics ModelSim: 6.6d and above | | | | | | Synthesis ISE® 13.4 | | | | | | | | Support | | | | | | Provided by Xilinx, Inc. | | | | | | © 2012 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners. # **Functional Description** The MicroBlaze Micro Controller System (MCS) is highly integrated standalone processor system intended for controller applications. Data and program is stored in a local memory, debug is facilitated by the MicroBlaze Debug Module, MDM. A standard set of peripherals is also included, providing basic functionality like interrupt controller, UART, timers and general purpose input and outputs. Figure 1: MicroBlaze Micro Controller System, MCS #### **MicroBlaze** The MicroBlaze embedded processor soft core is a reduced instruction set computer (RISC) optimized for implementation in Xilinx® Field Programmable Gate Arrays (FPGAs). Detailed information on the MicroBlaze processor can be found in the MicroBlaze Processor Reference Guide (UG081). The MicroBlaze parameters in MicroBlaze MCS are fixed except for the possibility to enable/disable the debug functionality. The values of all MicroBlaze parameters in MicroBlaze MCS can be found in Table 6. These values correspond to the MicroBlaze Configuration Wizard *Minimum Area* configuration. # **Local Memory** Local memory is used for data and program storage and is implemented using Block RAM. The size of the local memory is parameterized and can be between 4kB and 64kB. The local memory is connected to MicroBlaze through the Local Memory Bus, LMB, and the LMB BRAM Interface Controllers. Detailed information on LMB can be found in Local Memory Bus (LMB) V10 (DS445) and detailed information on the LMB BRAM Interface Controller can be found in IP Processor LMB BRAM Interface Controller (DS452). The LMB Bus and the LMB BRAM Interface Controller parameters are fixed except for the memory size. The value of the parameters can be found in Table 7, Table 8, Table 9 and Table 10. # Debug The MicroBlaze Debug Module, MDM, connects MicroBlaze debug logic with the XMD low level debugger. XMD can be used for downloading software, to set break points, view register and memory contents etc. Detailed information about MDM can be found in MicroBlaze Debug Module (MDM) (DS641). The MDM parameters are fixed and their values can be found in Table 11. ### **IO Module** The IO Module is a light-weight implementation of a set of standard IO functions commonly used in a Micro-Blaze processor sub-system. The input/output signals of the IO Module are shown in Figure 2. The detailed list of signals is listed and described in Table 4. Figure 2: IO Module Block Diagram ### IO Bus The IO Bus provides a simple bus for accessing to external modules using MicroBlaze Load/Store instructions. The IO Bus is mapped at address 0xC0000000-0xFFFFFFFF in the MicroBlaze memory space, with the IO Bus address directly reflecting the byte address used by MicroBlaze Load/Store instructions. IO Bus data is 32-bit wide, with byte enables to write byte and half-word data. The IO Bus has a ready handshake to handle different waitstate needs, from IO\_Ready asserted the cycle after the IO\_Addr\_Strobe is asserted to as many cycles as needed. There is no time-out on the IO Bus and MicroBlaze is stalled until IO\_Ready is asserted. IO\_Address, IO\_Byte\_Enable, IO\_Write\_Data, IO\_Read\_Strobe, IO\_Write\_Strobe are only valid when IO\_Addr\_Strobe is asserted. For read access IO\_Read\_Data is sampled at the rising Clk edge, when the slave has asserted IO\_Ready. IO Bus read and write transactions can be found in the two following timing diagrams in Figure 3 and Figure 4 Figure 3: IO Bus Write Figure 4: IO Bus Read The byte enable signals indicate which byte lanes of the data bus contain valid data. Valid values for IO\_Byte\_Enable are shown in Table 1 below. Table 1: Valid Values for IO\_Byte\_Enable[3:0] | IO_Byte_Enable | IO_Address | IO_Data_Write and IO_Data_Read Byte Lanes Used | | | | |----------------|------------|------------------------------------------------|---------|--------|-------| | [3:0] | [1:0] | [31:24] | [23:16] | [15:8] | [7:0] | | 0001 | 00 | | | | • | | 0010 | 01 | | | • | | | 0100 | 10 | | • | | | | 1000 | 11 | • | | | | | 0011 | 00 | | | • | • | | 1100 | 10 | • | • | | | | 1111 | 00 | • | • | • | • | The IO Bus is fully compatible with the Xilinx Dynamic Reconfiguration Port.(DRP). This configuration port supports partial dynamic reconfiguration of functional blocks, such as CMTs, clock management, XADC, serial transceivers, and the PCIe® block. The nominal connection of the IO Bus to the DRP is illustrated in Table 2. Table 2: Mapping of the IO Bus to the Dynamic Reconfiguration Port | MicroBlaze MCS Signal | DRP Signal | Note | |-----------------------|------------|----------------------------------------| | Clk | DCLK | | | IO_Addr_Strobe | DEN | | | IO_Read_Strobe | - | Not used by DRP | | IO_Write_Strobe | DWE | | | IO_Address[m+2:2] | DADDR[m:0] | Uses 32-bit word access for DRP | | IO_Byte_Enable | - | Only 32-bit word accesses used for DRP | | IO_Write_Data[n:0] | DI[n:0] | Data width depends on DRP (n < 32) | | IO_Read_Data[n:0] | DO[n:0] | Data width depends on DRP (n < 32) | | IO_Ready | DRDY | | For a detailed description of the DRP, see 7 Series FPGAs Configuration User Guide (UG470). #### **UART** The Universal Asynchronous Receiver Transmitter (UART) interface provides the controller interface for asynchronous serial data transfers. Features supported include: - One transmit and one receive channel (full duplex) - Configurable number of data bits in a character (5-8) - Configurable parity bit (odd or even) - Configurable baud rate The UART performs parallel-to-serial conversion on characters received through LMB and serial-to-parallel conversion on characters received from a serial peripheral. The UART is capable of transmitting and receiving 8, 7, 6 or 5-bit characters, with 1-stop bit and odd, even or no parity. The UART can transmit and receive independently. The device can be configured and its status can be monitored via the internal register set. The UART also asserts the UART\_Interrupt output when the receiver becomes non-empty, when the transmitter becomes empty or when an error condition has occurred. The individual interrupt events are connected to the Interrupt Controller of the IO Module and can be used to assert the INTC\_IRQ output signal. ### **Fixed Interval Timer, FIT** The Fixed Interval Timer generates a strobe (interrupt) signal at fixed intervals. The Fixed Interval Timer asserts the output signal FITx\_Interrupt one clock cycle every C\_FITx\_NO\_CLOCKS. Operation begins immediately after FPGA configuration and the clock is running. The FITx\_Toggle output signal is toggled each time FITx\_Interrupt is asserted, creating a 50% duty cycle output with twice the FITx\_Interrupt period. Using the parameter C\_FITx\_INTERRUPT, the FIT can be connected to the Interrupt Controller of the IO Module and used for generating interrupts every time the strobe occurs. ## Programmable Interval Timer, PIT The Programmable Interval Timer, PIT, has a configurable width from 1 to 32. The PIT operation and period are controlled by software. The PITx\_Interrupt output signal is asserted one clock cycle when the timer lapses. The timer can be used in continuous mode, where the timer reloads automatically when it lapses. In continuous mode, the period between two PITx\_Interrupt assertions is the value in PITx Preload Register + 2 count events. The PIT can also be used in one-shot mode, where the timer stops when it has reached zero. The timer is implemented by means of a counter that is pre-loaded with the timer value and then decremented. When the counter reaches zero, the timer lapses, and the interrupt signal is generated. The timer starts counting when it is enabled by setting the EN bit in the PITx Control Register. The PITx\_Toggle output signal is toggled each time PITx\_Interrupt is asserted, creating a 50% duty cycle output with twice the PITx\_Interrupt period when the timer is operated in continuous mode. The value of the counter that implements the timer can be read by software if the C\_PITx\_Readable parameter is enabled. The PIT can have a pre-scaler connected from any FITx, PITx, or External. The pre-scaler is selected by the C\_PITx\_PRESCALER parameter. The PIT has no pre-scaler by default. If External is selected the input signal PITx\_Enable is used as pre-scaler. Selecting External as pre-scaler can also be used to measure the width in clock cycles of a signal connected to the PITx\_Enable input. Using the parameter C\_PITx\_INTERRUPT, the PIT can be connected to the Interrupt Controller of the IO Module and used for generating interrupts every time it lapses. ## **General Purpose Output, GPO** The General Purpose Output, GPO, drives IO Module GPO output signals defined by the value of the GPOx register, programmable from software. The width of the GPOx is defined by the C\_GPOx\_SIZE and the initial value is defined by the parameter C\_GPOx\_INIT. When the GPOx register is written, the value of the GPOx output signals will change accordingly. ## General Purpose Input, GPI The General Purpose Input, GPI, makes it possible for software to sample the value of the IO Module GPI input signals by reading the GPIx register. The width of GPIx is defined by the parameter C\_GPIx\_SIZE. # **Interrupt Controller, INTC** The Interrupt Controller handles both IO module internal interrupt events and external ones. The internal interrupt events originate from the UART and the Fixed or Programmable Interval Timers. For an internal interrupt to be generated on the INTC\_IRQ output, the corresponding IO Module parameter needs to be set, e.g. C\_UART\_RX\_INTERRUPT=1, and that particular interrupt needs to be enabled in the Interrupt Enable Register. The Interrupt Controller supports up to 16 external interrupts using the INTC\_Interrupt inputs. The number of external interrupts is defined by the parameter C\_INTC\_INTR\_SIZE. The external interrupt signals can be individually configured as either edge or level sensitive by the C\_INTC\_LEVEL\_EDGE parameter. The polarity of the external interrupt signals can be individually configured to be either active high (rising edge) or low (falling edge) by the C\_INTC\_POSITIVE parameter. Interrupt events for external interrupt sources are generated according to Table 3. Table 3: Interrupt Event Generation | C_INTC_LEVEL_EDGE(x) | C_INTC_POSITIVE(x) | INTC_Interrupt(x) Input | |----------------------|--------------------|-------------------------| | 0 | 0 | ,0, | | 0 | 1 | '1' | | 1 | 0 | '1' -> '0' | | 1 | 1 | '0' -> '1' | | 0 | 0 | '0' | The current status of all interrupt sources can be read from the Interrupt Status Register. The current status of all enabled interrupts can be read from the Interrupt Pending Register. An interrupt is cleared in both the Interrupt Status and Interrupt Pending Registers by writing to the Interrupt Acknowledge Register, with bits set corresponding to the interrupts that should be cleared. ### **Tool Flow** The MicroBlaze MCS utilizes the generic tool flow of all LogiCORE IP, but requires some manual steps primarily to support software development. In addition, the software development flow is also briefly described here. ### **Generic Tool Flow** The generic tool flow is illustrated by the flow chart in Figure 5. Figure 5: Generic Tool Flow This flow illustrates the specific steps required to implement a project with the MicroBlaze MCS, and the relationship between the hardware and software tools. Each of the steps are described in general here. Specific commands used in PlanAhead<sup>™</sup>, ISE Project Navigator and Xilinx Software Development Kit (SDK) are covered in the following sections. - Add CORE Generator™ IP: In this step the specific MicroBlaze MCS component parameters are defined using the configuration dialog, and the component is generated and synthesized. Several files are created during this step: - → component-name\_sdk.xml Hardware description of the specific component, imported into SDK. - → component-name.bmm The BMM file of the specific component, which defines the configuration of the Block RAMs used by the component. This file is necessary to update the bitstream with the software to be executed by MicroBlaze. - → microblaze\_mcs\_setup.tcl A script that is available to automate certain steps in the flow. - → mb\_bootloop\_le.elf An infinite loop, which is the default program used to update the bitstream. **Note:** The full hierarchical name of the component in the design as well as the input clock frequency must be decided in this step, and adhered to when the component is later instantiated. Create Merged BMM: This step is optional, and is only required when the project contains more than one MicroBlaze MCS core. The step can be performed by executing the script microblaze\_mcs\_setup.tcl in the tool Tcl Console. The script creates a merged BMM file, called microblaze\_mcs\_merged.bmm, which includes all MicroBlaze MCS components in the project. To perform the step manually, find all the MicroBlaze MCS core BMM files in the project, and merge them using a text editor. The contents of the files can simply be concatenated in any order, except that the id number at the end of each ADDRESS\_MAP line (100 in the input files) must be changed to a unique number for each ADDRESS MAP line. It is suggested to use the numbers 100, 200, etc. • Update Tool to Use BMM: This step informs the tool about the BMM file to use, either the component BMM file, <code>component-name.bmm</code>, or he merged file from the previous step when the project contains more than one MicroBlaze MCS core. The step is also performed by executing the script microblaze\_mcs\_setup.tcl in the tool Tcl Console. Project properties are updated to use the appropriate BMM file, by adding a command line option to the ngdbuild command. To perform the step manually, see the specific commands for PlanAhead or ISE Project Navigator below. - Implement Project: This is the normal step to create the implemented netlist. - **Update Tool to Use Software**: This step informs the tool about the software executable files to use, one for each MicroBlaze MCS component in the project. After this step, whenever the bitstream is generated, it is updated with the contents of the software executable files. The step can be performed by invoking the microblaze\_mcs\_data2mem Tcl procedure, with one argument for each MicroBlaze MCS component in the project, indicating the corresponding software executable ELF file. Project properties are updated to use the appropriate files, by adding a command line option to the bitgen command. To perform the step manually, see the specific commands for PlanAhead or ISE Project Navigator below. **Note:** With more than one MicroBlaze MCS component in the project, the order in which to enter the ELF file arguments can be determined by first invoking the Tcl procedure without arguments. - **Generate Bitstream**: This is the normal step to generate the bitstream, which creates two hardware implementation files that can be imported into SDK, for running or debugging software: - → toplevel.bit The bitstream created by the tools. - → component-name\_bd.bmm or microblaze\_mcs\_merged\_bd.bmm The BMM file updated with Block RAM placement. This file is used when updating the bitstream with the software created in SDK. If this step is performed after the tool has been updated to use software, the bitstream will be updated with the contents of the software executable files. If not, the bitstream can be updated with software after it has been generated. • **Update Bitstream with Software**: This step is used to update the previously generated bitstream with all software executable files. If the software has been changed, this is the only step necessary to modify the bitstream. It is not necessary to regenerate the bitstream in this case. The step is also performed by invoking the microblaze\_mcs\_data2mem Tcl procedure. The procedure invokes data2mem to update the bitstream. To perform the step manually, see the specific commands for PlanAhead or ISE Project Navigator below. • **Generate Simulation Files**: This step is used to generate MEM files used when simulating the project. These files contain the memory content of all Block RAMs used when simulating the project. When behavioral simulation is started, the files are automatically read by the simulator when elaborating the design. The step is also performed by invoking the microblaze\_mcs\_data2mem Tcl procedure. The procedure invokes data2mem to create the files <code>component-name.lmb\_bram\_n.mem</code> for each MicroBlaze MCS component. To perform the step manually, see the specific commands for PlanAhead or ISE Project Navigator below. - **Download and Run Software**: When downloading the updated bitstream to the FPGA with impact, the software immediately starts to run as soon as reset is deactivated. - Import Hardware Description: This step is performed in SDK, using the hardware description file <code>component-name\_sdk.xml</code> created when the MicroBlaze MCS component was generated. If there are more than one component in the project, a hardware platform specification must be imported for each component. - Import Hardware Implementation: This step is performed in SDK, using the toplevel.bit bitstream and the component-name\_bd.bmm or microblaze\_mcs\_merged\_bd.bmm BMM file. - Download and Run or Debug Software: Once the FPGA has been programmed, software can be run or debugged as usual in SDK. ### **PlanAhead** The PlanAhead commands to achieve the MicroBlaze MCS specific steps above are detailed here. Using the provided script to perform the steps: • Create Merged BMM and Update Tool to Use BMM: In the Tcl Console type the following commands: ``` cd project-path source project-name.srcs/sources_1/ip/component-name/microblaze_mcs_setup.tcl ``` Update Tool to Use Software, Update Bitstream with Software and Generate Simulation Files: For each additional MicroBlaze MCS component, add an additional executable ELF file to the command line. Performing the steps manually: • Update Tool to Use BMM: With one MicroBlaze MCS component, type the following command in the Tcl Console, using the appropriate absolute directory path: ``` config_run [current_run] -program ngdbuild -option {More Options} -value \ {-bm /project-path/project-name.srcs/sources_1/ip/component-name/component-name_bd.bmm} ``` With more than one MicroBlaze MCS component, the -bm option must indicate the merged BMM file instead. #### • Update Tool to Use Software: With one MicroBlaze MCS component, type the following command in the Tcl Console, using the appropriate absolute directory path: ``` config_run [current_run] -program bitgen -option {More Options} -value \ {-bd /sdk-workspace-path/sdk-program/Debug/sdk-program.elf tag component-name} ``` With more than one MicroBlaze MCS component, the -bd option must be repeated for each component. #### • Update Bitstream with Software: To perform this step with one MicroBlaze MCS component, invoke data2mem with e.g. the following command line options, using the appropriate directory paths to the indicated files: ``` cd project-path data2mem -p part \ -bm project-name.srcs/sources_1/ip/component-name/component-name_bd.bmm \ -bd /sdk-workspace-path/sdk-program/Debug/sdk-program.elf tag component-name \ -bt project-name.runs/impl_1/toplevel.bit \ -o b project-name.runs/impl_1/download.bit ``` Here part is the complete part name, consisting of device, package, and speed concatenated. With more than one MicroBlaze MCS component, the -bm option must indicate the merged BMM file.updated with Block RAM placement. For each additional MicroBlaze MCS component, the -bd option has to be repeated, followed by the appropriate executable ELF file, the keyword tag, and the component name. #### • Generate Simulation Files: To perform this step manually with one MicroBlaze MCS component, invoke data2mem with e.g. the following command line options, using the appropriate directory paths for the indicated files: ``` cd project-path data2mem -p part \ -bm project-name.srcs/sources_1/ip/component-name/component-name.bmm \ -bd /sdk-workspace-path/sdk-program/Debug/sdk-program.elf tag component-name \ -bx project-name.sim/sim_1 -u ``` Here part is the complete part name, consisting of device, package, and speed concatenated. For each additional MicroBlaze MCS component, the -bd option has to be repeated, followed by the appropriate executable ELF file, the keyword tag, and the component name. If the output directory indicated by the -bx option does not exist, it has to be created manually. For additional information, see Xilinx PlanAhead Manuals. # **Project Navigator** The Project Navigator commands to achieve the MicroBlaze MCS specific steps above are detailed here. Using the provided script to perform the steps: - Create Merged BMM and Update Tool to Use BMM: - $\rightarrow$ If the Tcl Console is not visible, select **View** $\rightarrow$ **Panels** $\rightarrow$ **Tcl Console** in the menu. - → In the Tcl Console type the following command: ``` source ipcore_dir/microblaze_mcs_setup.tcl ``` • Update Tool to Use Software, Update Bitstream with Software and Generate Simulation Files: Type the following command in the Tcl Console, to perform this with one MicroBlaze MCS component: ``` microblaze_mcs_data2mem /sdk-workspace-path/sdk-program/Debug/sdk-program.elf ``` For each additional MicroBlaze MCS component, add an additional executable ELF file to the command line. Performing the steps manually: #### • Update Tool to Use BMM: With one MicroBlaze MCS component, type the following command in the Tcl Console: ``` project set {Other Ngdbuild Command Line Options} {-bm ipcore_dir/component-name_bd.bmm} ``` With more than one MicroBlaze MCS component, the -bm option must indicate the merged BMM file instead. ### Update Tool to Use Software: With one MicroBlaze MCS component, type the following command in the Tcl Console, using the appropriate absolute directory path: ``` project set {Other Bitgen Command Line Options} \ {-bd /sdk-workspace-path/sdk-program/Debug/sdk-program.elf tag component-name} ``` With more than one MicroBlaze MCS component, the -bd option must be repeated for each component. ### • Update Bitstream with Software: To perform this step with one MicroBlaze MCS component, invoke data2mem with e.g. the following command line options, using the appropriate directory paths to the indicated files: ``` cd project-path data2mem -p part \ -bm ipcore_dir/component-name_bd.bmm \ -bd /sdk-workspace-path/sdk-program/Debug/sdk-program.elf tag component-name \ -bt project-name.runs/impl_1/toplevel.bit \ -o b project-name.runs/impl_1/download.bit ``` Here part is the complete part name, consisting of device, package, and speed concatenated. With more than one MicroBlaze MCS component, the -bm option must indicate the merged BMM file.updated with Block RAM placement. For each additional MicroBlaze MCS component, the -bd option has to be repeated, followed by the appropriate executable ELF file, the keyword tag, and the component name. ### • Generate Simulation Files: To perform this step manually with one MicroBlaze MCS component, invoke data2mem with e.g. the following command line options, using the appropriate directory paths for the indicated files: ``` cd project-path data2mem -p part \ -bm ipcore_dir/component-name.bmm \ -bd /sdk-workspace-path/sdk-program/Debug/sdk-program.elf tag component-name \ -bx . -u ``` Here part is the complete part name, consisting of device, package, and speed concatenated. For each additional MicroBlaze MCS component, the -bd option has to be repeated, followed by the appropriate executable ELF file, the keyword tag, and the component name. For additional information, see Xilinx ISE® Manuals. ### SDK The SDK commands to achieve the MicroBlaze MCS specific steps above are detailed here: - Import Hardware Description For each MicroBlaze MCS component to import: - $\rightarrow$ Select File $\rightarrow$ New $\rightarrow$ Xilinx Hardware Platform Specification in the menu. - → Click on **Browse**, and navigate to the hardware description file: - In PlanAhead this file is typically called project-name.srcs/sources\_1/ip/component-name/component-name\_sdk.xml. - In Project Navigator this file is typically called ipcore\_dir/component-name\_sdk.xml. - → Click on **Finish** to perform the import. After the hardware description has been imported, a standalone board support package can be created, which provides MicroBlaze processor-specific code, and the IO Module software driver. The MicroBlaze MCS configuration is available in the generated file microblaze\_0/include/xparameters.h. - Import Hardware Implementation: - → Select Xilinx Tools → Program FPGA in the menu. - → Click on the first **Browse** button, and navigate to the bitstream: - In PlanAhead this file is typically called project-name.runs/impl\_1/toplevel.bit. - In Project Navigator this file is typically called toplevel.bit. - → Click on the first **Browse** button, and navigate to the BMM file updated with Block RAM placement. - In PlanAhead with one MicroBlaze MCS component, this file is typically called project-name.srcs/sources\_1/ip/component-name/component\_name\_bd.bmm - In Project Navigator with one MicroBlaze MCS component, this file is typically called ipcore\_dir/component\_name\_bd.bmm With more than one MicroBlaze MCS component, the merged BMM file updated with Block RAM placement must be selected instead. → Click on **Program** to perform the import and program the FPGA. For additional information, see Xilinx SDK Help. # **Troubleshooting** This section provides help in diagnosing and correcting issues that may occur with the MicroBlaze MCS specific tool flow above. If an error not listed here is encountered, please refer to the corresponding tool documentation. For each listed error message, the probable cause of the error, and the suggested corrective action is provided. | Step: | Create Merged BMM, Update Tool to Use BMM | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tcl Command: | microblaze_mcs_setup | | Error message: | ERROR: Could not find a BMM file for <i>instances</i> . Please regenerate the MicroBlaze MCS instances. | | Possible causes: | <ul> <li>With PlanAhead, the BMM file has not been generated after customizing a MicroBlaze MCS instance, or after adding an existing IP.</li> <li>The BMM file has inadvertently been deleted.</li> </ul> | | Corrective actions: | <ul> <li>With PlanAhead, select each instance and use Generate IP in the context menu, or synthesize the project, and then invoke the command again.</li> <li>With Project Navigator, double-click on each MicroBlaze MCS instance to regenerate it, and then invoke the command again.</li> </ul> | | Step: | Implement Project | | Tool: | Ngdbuild | | Error message: | NgdBuild:989 - Failed to process BMM information | | Possible causes: | • The parameter "Path to core instance" set in the MicroBlaze MCS configuration dialog does not match the actual instantiation name or place in the instantiation hierarchy. Note that this is case sensitive in the tools. | | | • The parameter "Memory Size" set in the MicroBlaze MCS configuration dialog has changed, but the corresponding BMM file has not been updated. | | Corrective action: | <ul> <li>Change "Path to core instance" to the correct value in the MicroBlaze MCS configuration dialog. This is the actual name used in the instantiation, prefixed with all hierarchical levels below the top instance, separated with /.</li> <li>Regenerate the BMM file according to the previous item.</li> </ul> | | Step: | Implement Project | | Tool: | Ngdbuild | | Error message: | NgdBuild:634 - Cannot open input BMM file | | Possible causes: | The Ngdbuild -bm option does not indicate the correct BMM file. | | Corrective action: | Change the Ngdbuild option, either manually, or by invoking $\mbox{microblaze\_mcs\_setup}$ in the Tcl Console. | | Step: | Implement Project | | Tool: | Ngdbuild | | Error message: | NgdBuild:76 - File "path/component-name.ngc" cannot be merged into block "instance-name" (TYPE="component-name") because one or more pins on the block, including pin "pin-name", were not found in the file. Please make sure that all pins on the instantiated component match pins in the lower-level design block (irrespective of case). If there are bussed pins on this block, make sure that the upper-level and lower-level netlists use the same bus-naming convention. | | Possible causes: | The instantiation does not match the MicroBlaze MCS component, with one or more different input pins. | | Corrective action: | Change the instantiation to match the template in <i>component-name</i> .vho (VHDL project) or <i>component_name</i> .veo (Verilog project). | Step: Update Tool to Use Software Tel Command: microblaze\_mcs\_data2mem Error message: ERROR: Too many arguments. At most instance-count ELF files should be given. Possible causes: • The command has not been invoked with the correct number of arguments. There should be at most one argument per MicroBlaze MCS core. • The paths to the ELF files include space characters. Corrective action: • Invoke the command with the correct number of arguments. To check the number of arguments, and their order, invoke the command without arguments. This will update the project with the boot loop, and list the detected cores in the order the arguments should be given. • Ensure that each path is enclosed in double quotes if it includes space characters. ### **Step:** Update Bitstream with Software Tcl Command: microblaze\_mcs\_data2mem Error messages: • ERROR: Could not find BMM-filename. Please regenerate the MicroBlaze MCS instance. • ERROR: Could not find *BMM-filename*. Please invoke "microblaze\_mcs\_setup" and implement the design. Possible causes: • With PlanAhead, the BMM file has not been generated after customizing a MicroBlaze MCS instance, or after adding an existing IP. The BMM file has inadvertently been deleted. Corrective action: • With PlanAhead, select each instance and use Generate IP in the context menu, or synthesize the project, invoke the microblaze\_mcs\_setup command again, and then implement the design. With Project Navigator, double-click on each MicroBlaze MCS instance to regenerate it, invoke the microblaze\_mcs\_setup command again, and then implement the design. ### Step: Update Bitstream with Software Tcl Command: microblaze\_mcs\_data2mem Error messages: • ERROR: Could not find *ELF-filename*. Please make sure the file exists. ERROR: filename is not an ELF file. Possible causes: • The command has not been invoked with the correct file names or paths. • The executable file extension must be .elf. The paths to the ELF files include space characters. The paths to the ELF files do not follow Tcl syntax. Corrective action: • Invoke the command with the correct file names and paths. Ensure that the file extension is correct. • Ensure that each path is enclosed in double quotes if it includes space characters. • The path separator character must be /. ### Step: Update Bitstream with Software Tool: Data2MEM Error messages: ERROR:Data2MEM:31 - Out of bounds code segment for ram space in 'BMM-filename'. Memory space 'component-name.lmb\_bram' occupies [address-range] Code segment *index* occupies [address-range] Possible causes: The MicroBlaze MCS core memory size is smaller than the size used when creating the software application. Corrective action: • Increase the memory size in the MicroBlaze MCS configuration dialog. Open SDK to automatically detect the changed hardware configuration, and build the program for the available memory size. Should the program not fit in available memory, an error will occur. In this case, increase the memory size in the MicroBlaze MCS configuration dialog. **Step:** Generate Bitstream Tool: Bitgen Error message: The design 'toplevel.ncd' is missing any BMM information for given BRAM data files. BRAMs can't be initialized with the given data without BMM information. Either BMM information must be given to NGDBuild with a '-bm' option, or embedded BMM information must be included in the source HDL. Possible causes: The design has been implemented without the Ngdbuild -bm option to define the BMM file, but with the Bitgen -bd option to define the used ELF files. Corrective action: Add the Ngdbuild option, either manually, or by invoking the microblaze\_mcs\_setup command, and then implement the design again. **Step:** Simulate Software Tool: ISIM Error message: ERROR:HDLCompiler:1030 - "path/vhdl/src/unisims/primitive/RAMB16BWER.vhd" Line 681: Cannot open file 'int\_infile'. Possible causes: • The MEM files have not been generated, or are not located in the correct place. Corrective actions: • Run Data2MEM manually to create simulation files, or invoke the microblaze\_mcs\_data2mem command with the appropriate ELF files as arguments. Move the MEM files to the correct place. In PlanAhead, the files are placed in the sim\_1 simulation set directory by default. If another simulation set is used, they must be moved to that directory. **Step:** Simulate Software Tool: ModelSim Error message: ERROR:Simulator:777 - Static elaboration of top level VHDL design unit tb in library work failed \*\* Fatal: (vsim-7) Failed to open VHDL file "component-name.lmb\_bram\_index.mem" in r mode. Possible causes: The MEM files have not been generated. Corrective actions: Run Data2MEM manually to create simulation files, or invoke the microblaze\_mcs\_data2mem command with the appropriate ELF files as arguments. Step: Download and Run Software Tool: Impact Problem: No output or mangled output on the UART console. Possible causes: • The bitstream has not been configured with software. Frequency defined in the MicroBlaze MCS settings does not match actual frequency of the connected clock input. connected clock input. Baud rate and/or other UART setting, defined in the MicroBlaze MCS settings, do not match the terminal program settings. Corrective actions: • Run data2mem manually to configure the bitstream with software, or invoke the microblaze\_mcs\_data2mem command with the appropriate ELF files as arguments. • Correct the frequency in the MicroBlaze MCS configuration dialog. • Change the terminal program settings to match the MicroBlaze MCS configuration. # **MicroBlaze MCS Signals** The I/O ports and signals for MicroBlaze MCS are listed and described in Table 4. Table 4: MicroBlaze MCS Signals | Port Name | MSB:LSB | I/O | Description | | | |------------------------|--------------------|-----|----------------------------------------------------|--|--| | System Signals | | | | | | | Clk | | I | System clock | | | | Reset | | I | System reset | | | | | MicroBlaze Signals | 1 | | | | | Trace_Valid_Instr | | 0 | Valid instruction on trace port | | | | Trace_Instruction | 0:31 | 0 | Instruction code | | | | Trace_PC | 0:31 | 0 | Program counter | | | | Trace_Reg_Write | | 0 | Instruction writes to the register file | | | | Trace_Reg_Addr | 0:4 | 0 | Destination register address | | | | Trace_MSR_Reg | 0:14 | 0 | Machine status register | | | | Trace_New_Reg_Value | 0:31 | 0 | Destination register update value | | | | Trace_Jump_Taken | | 0 | Branch instruction evaluated true, i.e taken | | | | Trace_Delay_Slot | | 0 | Instruction is in delay slot of a taken branch | | | | Trace_Data_AccessT | | 0 | Valid D-side memory access | | | | Trace_Data_Address | 0:31 | 0 | Address for D-side memory access | | | | Trace_Data_Write_Value | 0:31 | 0 | Value for D-side memory write access | | | | Trace_Data_Byte_Enable | 0:3 | 0 | Byte enables for D-side memory access | | | | Trace_Data_Read | | 0 | D-side memory access is a read | | | | Trace_Data_Write | | 0 | D-side memory access is a write | | | | | IO Bus Signals | | | | | | IO_Addr_Strobe | | 0 | Address strobe signals valid IO Bus output signals | | | | IO_Read_Strobe | | 0 | IO Bus access is a read | | | | IO_Write_Strobe | | 0 | IO Bus access is a write | | | | IO_Address | 31:0 | 0 | Address for access | | | | IO_Byte_Enable | 3:0 | 0 | Byte enables for access | | | | IO_Write_Data | 31:0 | 0 | Data to write for IO Bus write access | | | | IO_Read_Data | 31:0 | I | Read data for IO Bus read access | | | | IO_Ready | | I | Ready handshake to end IO Bus access | | | Table 4: MicroBlaze MCS Signals (Cont'd) | Port Name | MSB:LSB | I/O | Description | | | |----------------------------|--------------------------|-----|----------------------------------------------------|--|--| | UART Signals | | | | | | | UART_Rx_IO | | I | Receive Data | | | | UART_Tx_IO | | 0 | Transmit Data | | | | UART_Interrupt | | 0 | UART Interrupt | | | | | FIT Signals | | | | | | FITx_Interrupt(1) | | 0 | FITx timer lapsed | | | | FITx_Toggle <sup>(1)</sup> | | 0 | Inverted FITx_Toggle when FITx timer lapses | | | | | PIT Signals | | | | | | PITx_Enable <sup>(1)</sup> | | I | PITx count enable when C_PITx_PRESCALER = External | | | | PITx_Interrupt(1) | | 0 | PITx timer lapsed | | | | PITx_Toggle <sup>(1)</sup> | | 0 | Inverted PITx_Toggle when PITx lapses | | | | | GPO Signals | | | | | | GPOx <sup>(1)</sup> | [C_GPOx_SIZE - 1]:0 | 0 | GPOx Output | | | | | GPI Signals | , | | | | | GPIx <sup>(1)</sup> | [C_GPIx_SIZE - 1]:0 | I | GPIx Input | | | | INTC Signals | | | | | | | INTC_Interrupt | 0:[C_INTC_INTR_SIZE - 1] | I | External interrupt inputs | | | | | • | | + | | | <sup>1.</sup> x = 1, 2, 3 or 4 # **MicroBlaze MCS Parameters** To allow the user to create an MicroBlaze MCS that is uniquely tailored for a specific system, certain features can be parameterized. This makes it possible for the user to configure a component that only utilizes the resources required by the system, and operates with the best possible performance. The features that can be parameterized in MicroBlaze MCS are shown in Table 5. The internal modules of the MicroBlaze MCS have fixed configurations detailed in: - Table 6 MicroBlaze - Table 7 and Table 8 LMB v10 - Table 9 and Table 10 LMB BRAM IF Controller - Table 11 MicroBlaze Debug Module Table 5: MicroBlaze MCS Parameters | Parameter Name | Feature/Description | Allowable<br>Values | Default<br>Value | VHDL<br>Type | | | | |--------------------------------------|------------------------------------------------------|---------------------------------------|------------------|--------------|--|--|--| | MCS Parameters | | | | | | | | | C_FAMILY <sup>(1)</sup> | FPGA Architecture | Supported architectures | "virtex5" | string | | | | | C_XDEVICE <sup>(1)</sup> | FPGA Device Name | Supported devices | "xc5vlx50t" | string | | | | | C_XPACKAGE <sup>(1)</sup> | FPGA Package Name | Supported packages | "ff1136" | string | | | | | C_XSPEEDGRADE <sup>(1)</sup> | FPGA Speed Grade | Supported speed grades | "-1" | string | | | | | C_MICROBLAZE_INSTANCE <sup>(1)</sup> | Instance Name | | "microblaze_0" | string | | | | | C_PATH | Hierarchical path from top of design to MCS instance | | "mb/UO" | | | | | | C_FREQ | Frequency of CLK input | | 100000000 | integer | | | | | C_MEMSIZE | Local Memory Size in bytes | 4096, 8192,<br>16384, 32768,<br>65536 | 8192 | integer | | | | | C_DEBUG_ENABLE | Enable implementation of debug | 0 = Not Used<br>1 = Used | 0 | Integer | | | | | | IO Bus Parameter | | | | | | | | C_USE_IO_BUS | Use IO Bus | 0 = Not Used<br>1 = Used | 0 | integer | | | | | | UART Parameters | | | | | | | | C_USE_UART_RX | Use UART Receive | 0 = Not Used<br>1 = Used | 0 | integer | | | | | C_USE_UART_TX | Use UART Transmit | 0 = Not Used<br>1 = Used | 0 | integer | | | | | C_UART_BAUDRATE | Baud rate of the UART in bits per second | integer<br>(e.g. 115200) | 9600 | integer | | | | Table 5: MicroBlaze MCS Parameters (Cont'd) | Parameter Name | Feature/Description | Allowable<br>Values | Default<br>Value | VHDL<br>Type | |------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------| | C_UART_DATA_BITS | The number of data bits in the serial frame | 5 - 8 | 8 | integer | | C_UART_USE_PARITY | Determines whether parity is used or not | 0 = No Parity<br>1 = Use Parity | 0 | integer | | C_UART_ODD_PARITY | If parity is used, determines whether parity is odd or even | 0 = Even Parity<br>1 = Odd Parity | 0 | integer | | C_UART_RX_INTERRUPT | Use UART RX Interrupt in INTC | 0 = Not Used<br>1 = Used | 0 | integer | | C_UART_TX_INTERRUPT | Use UART TX Interrupt in INTC | 0 = Not Used<br>1 = Used | 0 | integer | | C_UART_ERROR_INTERRUPT | Use UART ERROR Interrupt in INTC | 0 = Not Used<br>1 = Used | 0 | integer | | | FIT Parameters | | | | | C_USE_FITx <sup>(2)</sup> | Enable implementation of FIT | 0 = Not Used<br>1 = Used | 0 | integer | | C_FITx_No_CLOCKS <sup>(2)</sup> | The number of clock cycles between strobes | >2 | 6216 | integer | | C_FITx_INTERRUPT <sup>(2)</sup> | Use FITx_Interrupt in INTC | 0 = Not Used<br>1 = Used | 0 | integer | | | PIT Parameters | | | 1 | | C_USE_PITx <sup>(2)</sup> | Enable implementation of PIT | 0 = Not Used<br>1 = Used | 0 | integer | | C_PITx_SIZE <sup>(2)</sup> | Size of PITx counter | 1 - 32 | 1 | integer | | C_PITx_READABLE <sup>(2)</sup> | Make PITx counter software readable | 0 = Not SW<br>readable<br>1 = SW<br>readable | 1 | integer | | C_PITx_PRESCALER <sup>(2)(3)</sup> | Select PITx prescaler | 0 = No<br>prescaler<br>1 = FIT1<br>2 = FIT2<br>3 = FIT3<br>4 = FIT4<br>5 = PIT1<br>6 = PIT2<br>7 = PIT3<br>8 = PIT4<br>9 = External | 0 | integer | | C_PITx_INTERRUPT <sup>(2)</sup> | Use PITx_Interrupt in INTC | 0 = Not Used<br>1 = Used | 0 | integer | | | GPO Parameters | | | • | | C_USE_GPOx <sup>(2)</sup> | Use GPOx | 0 = Not Used<br>1 = Used | 0 | integer | | C_GPOx_SIZE <sup>(2)</sup> | Size of GPOx | 1 - 32 | 32 | integer | Table 5: MicroBlaze MCS Parameters (Cont'd) | Parameter Name | Feature/Description | Allowable<br>Values | Default<br>Value | VHDL<br>Type | |----------------------------|-----------------------------------------------------|------------------------------------------------------|------------------|----------------------| | C_GPOx_INIT <sup>(2)</sup> | Initial value for GPOx | Fit Range<br>(31:0) | all zeros | std_logic<br>_vector | | | GPI Parameters | | | | | C_USE_GPIx <sup>(2)</sup> | Use GPIx | 0 = Not Used<br>1 = Used | 0 | integer | | C_GPIx_SIZE <sup>(2)</sup> | Size of GPIx | 1 - 32 | 32 | integer | | | INTC Parameters | • | | | | C_INTC_USE_EXT_INTR | Use IO Module external interrupt inputs | 0 = Not Used<br>1 = Used | 0 | integer | | C_INTC_INTR_SIZE | Number of external interrupt inputs used | 1 - 16 | 1 | integer | | C_INTC_LEVEL_EDGE | Level or edge triggered for each external interrupt | For each bit:<br>'0' = Level<br>'1' = Edge | level | std_logic<br>_vector | | C_INTC_POSITIVE | Polarity for each external interrupt | For each bit:<br>'0' = active low<br>'1'=active high | active high | std_logic<br>_vector | Table 6: Internal MicroBlaze Parameters Settings | Parameter Name | Feature/Description | Value | |--------------------|------------------------------------------------------------------------------------|--------------------------------------------| | C_FAMILY | Target Family | Value of MicroBlaze MCS parameter C_FAMILY | | C_AREA_OPTIMIZED | Select implementation to optimize area with lower instruction throughput | 1 | | C_INTERCONNECT | Select interconnect 1 = PLBv46 | 1 | | C_ENDIANNESS | Select endianness (1 = Little endian) | 1 | | C_FAULT_TOLERANT | Implement fault tolerance | 0 | | C_LOCKSTEP_SLAVE | Lockstep Slave | 0 | | C_AVOID_PRIMITIVES | Disallow FPGA primitives | 0 | | C_PVR | Processor version register mode selection All other PVR parameters are don't care. | 0 | | C_RESET_MSR | Reset value for MSR register | 0x00 | Values automatically populated by tool. x = 1, 2, 3 or 4. Selecting PIT prescaler the same as PITx is illegal, e.g. PIT2 cannot be prescaler to itself. Table 6: Internal MicroBlaze Parameters Settings (Cont'd) | Parameter Name | Feature/Description | Value | |-----------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------| | C_INSTANCE | Instance Name | Value of MicroBlaze MCS<br>parameter<br>C_MICROBLAZE_<br>INSTANCE | | C_D_PLB | Data side PLB interface. All other DPLB parameters are don't care. | 0 | | C_D_AXI | Data side AXI interface All other DAXI parameters are don't care. | 0 | | C_D_LMB | Data side LMB interface | 1 | | C_I_PLB | Instruction side PLB interface. All other IPLB parameters are don't care. | 1 | | C_I_AXI | Instruction side AXI interface. All other IAXI parameters are don't care. | 0 | | C_I_LMB | Instruction side LMB interface | 1 | | C_USE_BARREL | Include barrel shifter | 0 | | C_USE_DIV | Include hardware divider | 0 | | C_USE_HW_MUL | Include hardware multiplier | 0 | | C_USE_FPU | Include hardware floating point unit | 0 | | C_USE_MSR_INSTR | Enable use of instructions: MSRSET and MSRCLR | 0 | | C_USE_PCMP_INSTR | Enable use of instructions: CLZ, PCMPBF, PCMPEQ, and PCMPNE | 0 | | C_*EXCEPTION* | No exceptions are used | | | C_OPCODE_0x0_ILLEGAL | | 0 | | C_USE_STACK_PROTECTION C_DEBUG_ENABLED | MDM Debug interface | Value of MicroBlaze MCS parameter C_DEBUG_ENABLED | | C_NUMBER_OF_PC_BRK | Number of hardware breakpoints | Value of MicroBlaze MCS<br>parameter<br>C_DEBUG_ENABLED | | C_NUMBER_OF_RD_ADDR_BRK | Number of read address watchpoints | 0 | | C_NUMBER_OF_WR_ADDR_BRK | Number of write address watchpoints | 0 | | C_INTERRUPT_IS_EDGE | Level/Edge Interrupt | 0 | | C_EDGE_IS_POSITIVE | Negative/Positive Edge Interrupt | 1 | | C_FSL_LINKS | Number of stream interfaces (FSL or AXI) All other stream parameters are don't care | 0 | Table 6: Internal MicroBlaze Parameters Settings (Cont'd) | Parameter Name | Feature/Description | Value | |-------------------------------|-------------------------------------------------------------------------|---------------------------------------------------| | C_USE_ICACHE | Instruction cache All other Instruction Cache parameters are don't care | 0 | | C_USE_DCACHE | Data cache All other Data Cache parameters are don't care | 0 | | C_USE_MMU | Memory Management All other MMU parameters are don't care | 0 | | C_USE_INTERRUPT | Enable interrupt handling | 1 | | C_USE_EXT_BRK | Enable external break handling | Value of MicroBlaze MCS parameter C_DEBUG_ENABLED | | C_USE_EXT_NM_BRK | Enable external non-maskable break handling | Value of MicroBlaze MCS parameter C_DEBUG_ENABLED | | C_USE_BRANCH_TARGET_<br>CACHE | Enable Branch Target Cache All other BTC parameters are don't care | 0 | <sup>\*</sup> denotes wildcard and represents any number of characters or numbers Table 7: Internal LMB\_v10 Parameters Settings (ILMB) | Parameter Name | Feature/Description | Value | |------------------|-------------------------|-----------------------| | C_LMB_NUM_SLAVES | Number of LMB Slaves | 1 | | C_LMB_AWIDTH | LMB Address Bus Width | 32 | | C_LMB_DWIDTH | LMB Data Bus Width | 32 | | C_EXT_RESET_HIGH | Level of external reset | 1 = Active High reset | Table 8: Internal LMB\_v10 Parameters Settings (DLMB) | Parameter Name | Feature/Description | Value | |------------------|-------------------------|-----------------------| | C_LMB_NUM_SLAVES | Number of LMB Slaves | 2 | | C_LMB_AWIDTH | LMB Address Bus Width | 32 | | C_LMB_DWIDTH | LMB Data Bus Width | 32 | | C_EXT_RESET_HIGH | Level of external reset | 1 = Active High reset | Table 9: Internal LMB BRAM IF Controller Parameters Settings (ILMB Controller) | Parameter Name | Feature/Description | Value | |----------------|------------------------------------------------------------------------------------------------------|------------------------------------------------| | C_BASEADDR | LMB BRAM Base Address | 0 | | C_HIGHADDR | LMB BRAM HIGH Address | Value of MicroBlaze MCS<br>Parameter C_MEMSIZE | | C_MASK | LMB Decode Mask | 0x80000000 | | C_LMB_AWIDTH | LMB Address Bus Width | 32 | | C_LMB_DWIDTH | LMB Data Bus Width | 32 | | C_ECC | Implement Error Correction and Detection All other ECC as well AXI and PLB parameters are don't care | 0=No ECC | Table 10: Internal LMB BRAM IF Controller Parameters Settings (DLMB Controller) | Parameter Name | Feature/Description | Value | |----------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------| | C_BASEADDR | LMB BRAM Base Address | 0 | | C_HIGHADDR | LMB BRAM HIGH Address | Value of MicroBlaze MCS<br>Parameter C_MEMSIZE | | C_MASK | LMB Decode Mask | 0x80000000 | | C_LMB_AWIDTH | LMB Address Bus Width | 32 | | C_LMB_DWIDTH | LMB Data Bus Width | 32 | | C_ECC | Implement Error Correction and Detection All other ECC as well as AXI and PLB parameters are don't care | 0=No ECC | Table 11: MicroBlaze Debug Module Parameters Settings | Parameter Name | Feature/Description | Value | |----------------|---------------------------------------------------------------------------------------------|-----------------------------------------------| | C_FAMILY | FPGA Architecture | Value of MicroBlaze MCS<br>Parameter C_FAMILY | | C_MB_DBG_PORTS | Number of MicroBlaze debug ports | 1 | | C_JTAG_CHAIN | Position in the FPGA JTAG chain | 2 | | C_USE_UART | Enables the UART interface. All other UART as well as AXI and PLB parameters are don't care | 0 | # **Parameter - Port Dependencies** The width of many of the MicroBlaze MCS signals depends on design parameters. The dependencies between the design parameters and I/O signals are shown in Table 12. Table 12: Parameter-Port Dependencies | Parameter Name | Ports (Port width depends on parameter) | |------------------|-----------------------------------------| | C_INTC_INTR_SIZE | INTC_Interrupt | | C_GPO1_SIZE | GPO1 | | C_GPO2_SIZE | GPO2 | | C_GPO3_SIZE | GPO3 | | C_GPO4_SIZE | GPO4 | | C_GPI1_SIZE | GPI1 | | C_GPI2_SIZE | GPI2 | | C_GPI3_SIZE | GPI3 | | C_GPI4_SIZE | GPI4 | # **MicroBlaze MCS Register Descriptions** Table 13: MicroBlaze MCS Address Map | Address (hex) | Name | Access<br>Type | Description | |-------------------------|--------------|----------------|--------------------------------------| | 0x0-<br>C_MEMSIZE-1 | Local Memory | RW | Local Memory for MicroBlaze software | | C_MEMSIZE-<br>0x7FFFFFF | Reserved | | | | 0x80000000 | UART_RX | R | UART Receive Data Register | | 0x80000004 | UART_TX | W | UART Transmit Data Register | | 0x80000008 | UART_STATUS | R | UART Status Register | | 0x8000000C | Reserved | | | | 0x80000010 | GPO1 | W | General Purpose Output 1 Register | | 0x80000014 | GPO2 | W | General Purpose Output 2 Register | | 0x80000018 | GPO3 | W | General Purpose Output 3 Register | | 0x8000001C | GPO4 | W | General Purpose Output 4 Register | | 0x80000020 | GPI1 | R | General Purpose Input 1 Register | | 0x80000024 | GPI2 | R | General Purpose Input 2 Register | | 0x80000028 | GPI3 | R | General Purpose Input 3 Register | | 0x8000002C | GPI4 | R | General Purpose Input 4 Register | | 0x80000030 | IRQ_STATUS | R | Interrupt Status Register | | 0x80000034 | IRQ_PENDING | R | Pending Interrupt Register | | 0x80000038 | IRQ_ENABLE | W | Interrupt Enable Register | | 0x8000003C | IRQ_ACK | W | Interrupt Acknowledge Register | | 0x80000040 | PIT1_PRELOAD | W | PIT1 Preload Register | | 0x80000044 | PIT1_COUNTER | R | PIT1 Counter Register | | 0x80000048 | PIT1_CONTROL | W | PIT1 Control Register | | 0x8000004C | Reserved | | | | 0x80000050 | PIT2_PRELOAD | W | PIT2 Preload Register | | 0x80000054 | PIT2_COUNTER | R | PIT2 Counter Register | | 0x80000058 | PIT2_CONTROL | W | PIT2 Control Register | | 0x8000005C | Reserved | | | | 0x80000060 | PIT3_PRELOAD | W | PIT3 Preload Register | | 0x80000064 | PIT3_COUNTER | R | PIT3 Counter Register | | 0x80000068 | PIT3_CONTROL | W | PIT3 Control Register | | 0x8000006C | Reserved | | | | 0x80000070 | PIT4_PRELOAD | W | PIT4 Preload Register | | 0x80000074 | PIT4_COUNTER | R | PIT4 Counter Register | | 0x80000078 | PIT4_CONTROL | W | PIT4 Control Register | Table 13: MicroBlaze MCS Address Map | Address (hex) | Name | Access<br>Type | Description | |--------------------------|----------|----------------|--------------------------------------------| | 0x8000007C | Reserved | | | | 0x80000080-<br>0xBFFFFFF | Reserved | | | | 0xC0000000-<br>0xFFFFFFF | IO Bus | RW | Mapped to IO Bus address output IO_Address | ### **UART Receive Data Register (UART\_RX)** A register contains data received by the UART. Reading of this location will result in reading the current word from the register. When a read request is issued without having received a new character, the previously read data will be read again. This register is a read-only register. Issuing a write request to the register will do nothing but generate the write acknowledgement. The register is implemented if C\_USE\_UART\_RX is set to 1. Table 14: UART Receive Data Register (UART\_RX) (C\_DATA\_BITS=8) | Reserved | UART_RX | |----------|---------| | 31 8 | 7 0 | Table 15: UART Receive Data Register Bit Definitions | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | |------------------------|---------|----------------|----------------|-------------------| | 31:C_UART_DATA_BITS | - | R | 0 | Reserved | | [C_UART_DATA_BITS-1]:0 | UART_RX | R | 0 | UART Receive Data | # **UART Transmit Data Register (UART\_TX)** A register contains data to be output by the UART. Data to be transmitted is written into this register. This is write only location. Issuing a read request to this register generates the read acknowledgement with zero data. Writing this register when the character has not been transmitted will overwrite previously written data, resulting in loss of data. The register is implemented if C\_USE\_UART\_TX is set to 1. Table 16: UART Transmit Data Register (UART\_TX) (C\_DATA\_BITS=8) | Reserved | UART_TX | |----------|---------| | 31 8 | 7 0 | Table 17: UART Transmit Data Register Bit Definitions | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | |------------------------|---------|----------------|----------------|--------------------| | 31:C_UART_DATA_BITS | - | R | 0 | Reserved | | [C_UART_DATA_BITS-1]:0 | UART_TX | R | 0 | UART Transmit Data | # **UART Status Register (UART\_Status)** The UART Status Register contains the status of the receive and transmit registers, and if there are any errors. This is read only register. If a write request is issued to status register it will do nothing but generate write acknowledgement. The register is implemented if C\_USE\_UART\_RX or C\_USE\_UART\_TX is set to 1. Table 18: UART Status Register (UART\_Status) | Reserved | UART_Status | |----------|-------------| | 31 8 | 7 0 | Table 19: UART Status Register Bit Definitions | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | |--------|---------------|----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Parity Error | R | '0' | Indicates that a parity error has occurred after the last time the status register was read. If the UART is configured without any parity handling, this bit is always '0'. The received character is written into the receive register. This bit is cleared when the status register is read. '0' = No parity error has occurred '1' = A parity error has occurred | | 6 | Frame Error | R | '0' | Indicates that a frame error has occurred after the last time the status register was read. Frame Error is defined as detection of a stop bit with the value '0'. The receive character is ignored and not written to the receive register. This bit is cleared when the status register is read. '0' = No Frame error has occurred '1' = A frame error has occurred | | 5 | Overrun Error | R | '0' | Indicates that a overrun error has occurred since the last time the status register was read. Overrun occurs when a new character has been received but the receive register has not been read. The received character is ignored and not written into the receive register. This bit is cleared when the status register is read. '0' = No interrupt has occurred '1' = Interrupt has occurred | | 4 | - | R | '0' | Reserved | Table 19: UART Status Register Bit Definitions (Cont'd) | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | |--------|---------------|----------------|----------------|------------------------------------------------------------------------------------------------------------------------| | 3 | Tx Used | R | '0' | Indicates if the transmit register is in use '0' = Transmit register is not in use '1' = Transmit register is in use | | 2 | - | R | '0' | Reserved | | 1 | - | R | '0' | Reserved | | 0 | Rx Valid Data | R | '0' | Indicates if the receive register has valid data '0' = Receive register is empty '1' = Receive register has valid data | # General Purpose Output x Register (GPOx) (x = 1, 2, 3 or 4) This register holds the value that will be driven to the corresponding bits in the IO Module GPOx port output signals. All bits in the register are updated when the register is written. This register is not implemented if the value of C\_USE\_GPOx is 0. Table 20: General Purpose Output x Register (GPOx) | Reserved | | GPOx | | |----------|-------------|---------------|---| | 31 | C_GPOx_SIZE | C_GPOx_SIZE-1 | 0 | Table 21: General Purpose Output x Register Bit Definitions | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | |-------------------|------|----------------|----------------|------------------------------------------------------------------| | 31:C_GPOx_SIZE | - | - | - | Reserved | | [C_GPOx_SIZE-1]:0 | GPOx | W | 0 | Register holds data driven to corresponding bits in the GPO port | # General Purpose Input x Register (GPIx) (x=1, 2, 3 or 4) This register reads the value that is input on the corresponding IO Module GPIx port input signal bits. This register is not implemented if the value of C\_USE\_GPIx is 0. Table 22: General Purpose Input x Register (GPIx) | | Reserved | GPIx | | | |---|----------------|-----------------|--|--| | Ī | 31 C_GPIx_SIZE | C_GPIx_SIZE-1 0 | | | Table 23: General Purpose Input x Register Bit Definitions | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | |-------------------|------|----------------|----------------|------------------------------------------------------------------------| | 31:C_GPIx_SIZE | - | R | 0 | Reserved | | [C_GPIx_SIZE-1]:0 | GPIx | R | 0 | Register reads value input on the IO<br>Module GPIx port input signals | # **Interrupt Status Register (IRQ\_STATUS)** The Interrupt Status Register holds information on interrupt events that have occurred. The register is read-only and the IRQ\_ACK register should be used to clear individual interrupts. Table 24: Interrupt Status Register (IRQ\_STATUS) | | Reserved | INTC_Interrupt | | Reserved | | Internal Interrupts | | | |---|--------------------|--------------------|----|----------|----|---------------------|--|---| | ; | C_INTC_EXT_INTR+16 | C_INTC_EXT_INTR+15 | 16 | 15 | 11 | 10 | | 0 | Table 25: Interrupt Status Register Bit Definitions | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | |-------------------------------|----------------|----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------| | 31:[C_INTC_EXT_<br>INTR + 16] | - | R | 0 | Reserved | | [C_INTC_EXT_<br>INTR+15]:16 | INTC_Interrupt | R | 0 | IO Module external interrupt input signal INTC_Interrupt [C_INTC_EXT_INTR-1:0] mapped to corresponding bit positions in IRQ_STATUS | | 15:11 | - | R | 0 | Reserved | | 10 | FIT4 | R | 0 | FIT4 strobe | | 9 | FIT3 | R | 0 | FIT3 strobe | | 8 | FIT2 | R | 0 | FIT2 strobe | | 7 | FIT1 | R | 0 | FIT1 strobe | | 6 | PIT4 | R | 0 | PIT4 lapsed | | 5 | PIT3 | R | 0 | PIT3 lapsed | | 4 | PIT2 | R | 0 | PIT2 lapsed | | 3 | PIT1 | R | 0 | PIT1 lapsed | | 2 | UART_RX | R | 0 | UART Received Data | | 1 | UART_TX | R | 0 | UART Transmitted Data | | 0 | UART_ERR | R | 0 | UART Error | # **Interrupt Pending Register (IRQ\_PENDING)** The Interrupt Pending Register holds information on enabled interrupt events that have occurred. IRQ\_PENDING is the contents of IRQ\_STATUS bit-wised masked with the IRQ\_ENABLE register. The register is read-only and the IRQ\_ACK register should be used to clear individual interrupts. Table 26: Interrupt Pending Register (IRQ\_PENDING) | | Reserved | INTC_Interrupt | | | Reserved | | Internal Interrupts | | |----|--------------------|--------------------|----|----|----------|----|---------------------|---| | 31 | C_INTC_EXT_INTR+16 | C_INTC_EXT_INTR+15 | 16 | 15 | 11 | 10 | | 0 | Table 27: Interrupt Pending Register Bit Definitions | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | |-----------------------------|----------------|----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------| | 31:[C_INTC_EXT_<br>INTR+16] | - | R | 0 | Reserved | | [C_INTC_EXT_<br>INTR+15]:16 | INTC_Interrupt | R | 0 | IO Module external interrupt input signal INTC_Interrupt [C_INTC_EXT_INTR-1:0] mapped to corresponding bit positions in IRQ_STATUS | | 15:11 | - | R | 0 | Reserved | | 10 | FIT4 | R | 0 | FIT4 strobe | | 9 | FIT3 | R | 0 | FIT3 strobe | | 8 | FIT2 | R | 0 | FIT2 strobe | | 7 | FIT1 | R | 0 | FIT1 strobe | | 6 | PIT4 | R | 0 | PIT4 lapsed | | 5 | PIT3 | R | 0 | PIT3 lapsed | | 4 | PIT2 | R | 0 | PIT2 lapsed | | 3 | PIT1 | R | 0 | PIT1 lapsed | | 2 | UART_RX | R | 0 | UART Received Data | | 1 | UART_TX | R | 0 | UART Transmitted Data | | 0 | UART_ERR | R | 0 | UART Error | ### Interrupt Enable Register (IRQ\_ENABLE) The Interrupt Enable Register enables assertion of the IO Module interrupt output signal INTC\_IRQ by individual interrupt sources. The contents of this register is also used to mask the value of the IRQ\_STATUS register when registering enabled interrupts in the IRQ\_PENDING register. Table 28: Interrupt Enable Register (IRQ\_ENABLE) | | Reserved | INTC_Interrupt | | | Reserved | | Internal Interrupts | | |----|--------------------|--------------------|----|----|----------|----|---------------------|---| | 31 | C_INTC_EXT_INTR+16 | C_INTC_EXT_INTR+15 | 16 | 15 | 11 | 10 | | 0 | Table 29: Interrupt Enable Register Bit Definitions | Bit(s) | Name | Core Reset<br>Access Value | | Description | |-----------------------------|----------------|----------------------------|---|-------------------------------------------------------------------------------------| | 31:[C_INTC_EXT_IN<br>TR+16] | - | - | 0 | Reserved | | [C_INTC_EXT_INTR<br>+15]:16 | INTC_Interrupt | W | 0 | Enable IO Module external interrupt input signal INTC_Interrupt(16-C_INTC_EXT_INTR) | | 15 - 11 | - | - | 0 | Reserved | | 10 | FIT4 | W | 0 | FIT4 interrupt enabled | | 9 | FIT3 | W | 0 | FIT3 interrupt enabled | | 8 | FIT2 | W | 0 | FIT2 interrupt enabled | | 7 | FIT1 | W | 0 | FIT1 interrupt enabled | | 6 | PIT4 | W | 0 | PIT4 interrupt enabled | | 5 | PIT3 | W | 0 | PIT3 interrupt enabled | | 4 | PIT2 | W | 0 | PIT2 interrupt enabled | | 3 | PIT1 | W | 0 | PIT1 interrupt enabled | | 2 | UART_RX | W | 0 | UART Received Data interrupt enabled | | 1 | UART_TX | W | 0 | UART Transmitted Data interrupt enabled | | 0 | UART_ERR | W | 0 | UART Error interrupt enabled | # Interrupt Acknowledge Register (IRQ\_ACK) This register is used as a command register for clearing individual interrupts in IRQ\_STATUS and IRQ\_PENDING registers. All bits written '1' will clear the corresponding bits in the IRQ\_STATUS and IRQ\_PENDING registers. The register is write-only. Table 30: Interrupt Acknowledge Register (IRQ\_ACK) | IRQ_ACK | |---------| | 31 0 | Table 31: Correctable Error First Failing Address Register Bit Definitions | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | | | | |--------|---------|----------------|----------------|----------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:0 | IRQ_ACK | W | 0 | All bit position written with '1' will clear corresponding bits in both the IRQ_STATUS and the IRQ_PENDING registers | | | | # PITx Preload Register (PITx\_PRELOAD) (x = 1, 2, 3 or 4) The value written to this register determines the period between two consecutive PITx\_Interrupt events. The period will be the value written to the register + 2 count events. The register is implemented if C\_USE\_PITx is 1. Table 32: PITx Preload Register (PITx\_PRELOAD) | Reserved | PITx_PRELOAD | | | | |----------------|-----------------|--|--|--| | 31 C_PITx_SIZE | C_PITx_SIZE-1 0 | | | | ### Table 33: PITx Preload Register Bit Definitions | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | | |-------------------|------------------|----------------|----------------|---------------------------------|--| | 31:C_PITx_SIZE | - | - | - | Reserved | | | [C_PITx_SIZE-1]:0 | PITx_<br>PRELOAD | W | 0 | Register holds the timer period | | # PITx Counter Register (PITx\_COUNTER) (x = 1, 2, 3 or 4) When reading this register the obtained data will be a sample of the current counter value. The register is implemented if C\_USE\_PITx is 1 and C\_PITx\_READABLE is 1. Table 34: PITx Counter Register (PITx\_COUNTER) | Reserved | PITx_PRELOAD | | | | |----------------|------------------|--|--|--| | 31 C_PITx_SIZE | C_PITx_SIZE-1 31 | | | | Table 35: PITx Counter Register Bit Definitions | Bit(s) | Name | ne Core Ro | | Description | |-------------------|------------------|------------|---|------------------------------------| | 31:C_PITx_SIZE | - | - | - | Reserved | | [C_PITx_SIZE-1]:0 | PITx_<br>COUNTER | R | 0 | PITx counter value at time of read | # PITx Control Register (PITx\_CONTROL) (x=1, 2, 3 or 4) The EN bit in this register enables/disables counting. The PRELOAD bit determines if the counting is continuous with automatic reload of the PITx\_PRELOAD value when lapsing (PITx\_COUNTER = 0) or if the counting is stopped after counting the number of cycles defined in PITx\_PRELOAD. The register is implemented if C\_USE\_PITx is 1. Table 36: PITx Control Register (PITx\_CONTROL) | Reserved | RELOAD | EN | |----------|--------|----| | 31 2 | 1 | 0 | Table 37: PITx Control Register Bit Definitions | Bit(s) | Name | Core<br>Access | Reset<br>Value | Description | |--------|---------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | - | - | 0 | Reserved | | 1 | PRELOAD | W | 0 | 0 = Counter counts PITx_PRELOAD value cycles and the stops 1 = Counter value is automatically reloaded with the PITx_PRELOAD value when counter lapses | | 0 | EN | W | 0 | 0 = Counting Disabled<br>1 = Counter Enabled | # **Design Implementation** ### **Design Tools** See the Tool Flow chapter. # **Target Technology** The target technology is an FPGA listed in the Supported Device Family field of the LogiCORE Facts table. ### **Device Utilization and Performance Benchmarks** Because the MicroBlaze MCS is a module that is used together with other parts of the design in the FPGA, the utilization and timing numbers reported in this section are just estimates, and the actual utilization of FPGA resources and timing of the MicroBlaze MCS design will vary from the results reported here. All parameters not given in the table below have their default values. Table 38: Performance and Resource Utilization Benchmarks on Virtex-6 (xc6vlx240t-1-ff1156) | | Parameter Values (other parameters at default value) | | | | | | | | | | | | | vice<br>urces | | |---------------|------------------------------------------------------|---------------------|------------------|------------|------------------|------------|-------------|------------|-------------|------------|-------------|--------------|----------------|---------------|----------------| | C_USE_UART_RX | C_USE_UART_TX | C_INTC_USE_EXT_INTR | C_INTC_INTR_SIZE | C_USE_FIT1 | C_FIT1_No_CLOCKS | C_USE_PIT1 | C_PIT1_SIZE | C_USE_GPI1 | C_GP11_SIZE | C_USE_GPO1 | C_GPO1_SIZE | C_USE_IO_BUS | C_DEBUG_ENABLE | LUTs | Flip-<br>Flops | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 716 | 299 | | 1 | 1 | 1 | 5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 733 | 330 | | 1 | 1 | 1 | 5 | 1 | 65000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 740 | 342 | | 1 | 1 | 1 | 5 | 1 | 65000 | 1 | 32 | 0 | 0 | 0 | 0 | 0 | 0 | 783 | 434 | | 1 | 1 | 1 | 5 | 1 | 65000 | 1 | 32 | 1 | 32 | 0 | 0 | 0 | 0 | 804 | 466 | | 1 | 1 | 1 | 5 | 1 | 65000 | 1 | 32 | 1 | 32 | 1 | 32 | 0 | 0 | 805 | 498 | | 1 | 1 | 1 | 5 | 1 | 65000 | 1 | 32 | 1 | 32 | 1 | 32 | 1 | 0 | 820 | 602 | | 1 | 1 | 1 | 5 | 1 | 65000 | 1 | 32 | 1 | 32 | 1 | 32 | 1 | 1 | 1022 | 959 | # **Support** Xilinx provides technical support for this LogiCORE product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled *DO NOT MODIFY*. # **Reference Documents** The following reference documents are available online: - MicroBlaze Processor Reference Guide (UG081) - Xilinx SDK Help - Xilinx ISE® Manuals - Xilinx PlanAhead Manuals - 7 Series FPGAs Configuration User Guide (UG470) ### **Additional Resources** The following additional resources are available online: - The entire set of GNU manuals: http://www.gnu.org/manual - Xilinx Data Sheets: - http://www.xilinx.com/support/documentation/data\_sheets.htm - Xilinx Problem Solvers: - http://www.xilinx.com/support/troubleshoot/psolvers.htm - Additional Xilinx Documentation: http://www.xilinx.com/support/library.htm - Xilinx Glossary: - http://www.xilinx.com/support/documentation/sw\_manuals/glossary.pdf - Xilinx Support: - http://www.xilinx.com/support # **Revision History** The following table shows the revision history for this document: | Date | Version | Description of Revisions | |----------|---------|--------------------------| | 01/18/12 | 1.0 | Initial release. | ### **Notice of Disclaimer** Xilinx is providing this design, code, or information (collectively, the "Information") to you "AS-IS" with no warranty of any kind, express or implied. Xilinx makes no representation that the Information, or any particular implementation thereof, is free from any claims of infringement. You are responsible for obtaining any rights you may require for any implementation based on the Information. All specifications are subject to change without notice. XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE INFORMATION OR ANY IMPLEMENTATION BASED THEREON, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF INFRINGEMENT AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Except as stated herein, none of the Information may be copied, reproduced, distributed, republished, downloaded, displayed, posted, or transmitted in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx.